ok

Mini Shell

Direktori : /proc/self/root/proc/thread-self/root/usr/share/locale/zh_CN/LC_MESSAGES/
Upload File :
Current File : //proc/self/root/proc/thread-self/root/usr/share/locale/zh_CN/LC_MESSAGES/opcodes.mo

�����	H
I
LK
K�
4�
�3�u���/�7�k}�B�I[��6[�� ��(D(m(�1�%�%3=(q2�?�
"//?.o�
����		6I]({����.*@
k%v)�%�!�!$0U:q9��"#6I_u�����%#(+L+x1�1�+141f�%���	!<U+j�!�"�+� ! B c��!���  ; Y w � � � � "� !.!K!f!%y!�!�!�!�!�!
"!"-"!9"["$l"%�"2�"2�"2#P#g#w#�##�#'�#�#$-%$;S$/�$	�$�$�$�$�$% &%G%`%x%��%Z'>\'=�'/�'�	(5�(z�(�S)��)(�*2�*z�*T\+1�+l�+DP,i�,k�,kk-s�-(K.(t.(�.*�.(�.(//C/+s/+�/9�/0 0-00<0/m0�0�0�0�0�0111/1A1S1,n1�1�1�1*�1*2<2"R2u2�2"�2�2�2�2363EO3E�3�3�34!434H4]4r4�4�4%�4�4'�4'51:51l59�59�5169D69~6�60�677.7I7g7�7'�7�7�7�7#�78,8C8Z8p8�8�8�8�8�8�8�89$989H9	X9b9~9�9�9�9$�9�9::7:P:f:
|:
�:!�:�:�:$�:.;/1;.a;�;�;�;�;�;�;<4<3S<7�<4�<	�<�<==*=9=Q=m=�=�=;G\u8Cg6t%4r.9S`IE-yx3Y���Xj7&<=+/v
��,OMTs{W?�:h!�DQp�mAVU@�ZHB�#e�Fk5��)�(zl}�2"PKf�|0L�1*i~�w�oNab�>
�'���$ c�q���_J^	[�nRd�]�

  For the options above, The following values are supported for "ARCH":
   
  For the options above, the following values are supported for "ABI":
   
  aliases            Do print instruction aliases.

  cp0-names=ARCH           Print CP0 register names according to
                           specified architecture.
                           Default: based on binary being disassembled.

  debug_dump         Temp switch for debug trace.

  fpr-names=ABI            Print FPR names according to specified ABI.
                           Default: numeric.

  gpr-names=ABI            Print GPR names according to  specified ABI.
                           Default: based on binary being disassembled.

  hwr-names=ARCH           Print HWR names according to specified 
			   architecture.
                           Default: based on binary being disassembled.

  msa             Recognize MSA instructions.

  no-aliases         Don't print instruction aliases.

  reg-names=ABI            Print GPR and FPR names according to
                           specified ABI.

  reg-names=ARCH           Print CP0 register and HWR names according to
                           specified architecture.

  virt            Recognize the virtualization ASE instructions.

The following AARCH64 specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):

The following ARM specific disassembler options are supported for use with
the -M switch:

The following MIPS specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):

The following PPC specific disassembler options are supported for use with
the -M switch:

The following S/390 specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):

The following i386/x86-64 specific disassembler options are supported for use
with the -M switch (multiple options should be separated by commas):
  addr16      Assume 16bit address size
  addr32      Assume 32bit address size
  addr64      Assume 64bit address size
  att         Display instruction in AT&T syntax
  data16      Assume 16bit data size
  data32      Assume 32bit data size
  esa         Disassemble in ESA architecture mode
  i8086       Disassemble in 16bit mode
  intel       Display instruction in Intel syntax
  suffix      Always display instruction suffix in AT&T syntax
# <dis error: %08lx>$<undefined>%02x		*unknown*%dsp16() takes a symbolic address, not a number%dsp8() takes a symbolic address, not a number%s: Error: %s: Warning: 'ROR' operator not allowed(DP) offset out of range.(SP) offset out of range.(unknown)*unknown*21-bit offset out of range<function code %d><illegal precision><internal disassembler error><internal error in opcode table: %s %s>
<unknown register %d>Address 0x%s is out of bounds.
Bad immediate expressionBad register in postincrementBad register in preincrementBad register nameDon't know how to specify # dependency %s
Hmmmm 0x%xImmediate is out of range -128 to 127Immediate is out of range -32768 to 32767Immediate is out of range -512 to 511Immediate is out of range -7 to 8Immediate is out of range -8 to 7Immediate is out of range 0 to 65535Internal disassembler errorInternal error:  bad sparc-opcode.h: "%s", %#.8lx, %#.8lx
Internal error: bad sparc-opcode.h: "%s", %#.8lx, %#.8lx
Label conflicts with `Rx'Label conflicts with register nameMissing '#' prefixMissing '.' prefixMissing 'pag:' prefixMissing 'pof:' prefixMissing 'seg:' prefixMissing 'sof:' prefixOperand is not a symbolSR/SelID is out of rangeSyntax error: No trailing ')'Unknown error %d
Unrecognised disassembler option: %s
Unrecognised register name set: %s
Unrecognized field %d while building insn.
Unrecognized field %d while decoding insn.
Unrecognized field %d while getting int operand.
Unrecognized field %d while getting vma operand.
Unrecognized field %d while printing insn.
Unrecognized field %d while setting int operand.
Unrecognized field %d while setting vma operand.
Value is not aligned enoughW keyword invalid in FR operand slot.W register expectedaddress writeback expectedbad instruction `%.50s'bad instruction `%.50s...'branch operand unalignedbranch to odd offsetbranch value not in range and to odd offsetbranch value out of rangedisplacement value is not aligneddisplacement value is out of rangedon't know how to specify %% dependency %s
dsp:16 immediate is out of rangedsp:20 immediate is out of rangedsp:24 immediate is out of rangedsp:8 immediate is out of rangeextraneous registerfloating-point immediate expectedillegal bitmaskillegal use of parenthesesimm10 is out of rangeimm:6 immediate is out of rangeimmediate is out of range 0-7immediate is out of range 1-2immediate is out of range 1-8immediate is out of range 2-9immediate offsetimmediate out of rangeimmediate valueimmediate value cannot be registerimmediate value is out of rangeimmediate value out of rangeinvalid conditional optioninvalid mask fieldinvalid register for stack adjustmentinvalid register nameinvalid register offsetinvalid shift amountinvalid shift operatorjump hint unalignedjunk at end of linemissing `)'missing `]'missing mnemonic in syntax stringmissing registernegative immediate value not allowednegative or unaligned offset expectedoperand out of range (%ld not between %ld and %ld)operand out of range (%ld not between %ld and %lu)operand out of range (%lu not between %lu and %lu)register element indexregister numberregister number must be evenshift amountshift amount expected to be 0 or 12shift amount should be a multiple of 16shift operator expectedstack pointer register expectedsyntax error (expected char `%c', found `%c')syntax error (expected char `%c', found end of instruction)unable to change directory to "%s", errno = %s
undefinedunexpected address writebackunknownunknown	0x%02lxunknown	0x%04lxunknown constraint `%c'unrecognized form of instructionunrecognized instructionvector5 is out of rangevector8 is out of rangeProject-Id-Version: opcodes 2.24.90
Report-Msgid-Bugs-To: bug-binutils@gnu.org
POT-Creation-Date: 2014-02-10 09:42+1030
PO-Revision-Date: 2015-10-30 09:13-0400
Last-Translator: Mingye Wang (Arthur2e5) <arthur200126@gmail.com>
Language-Team: Chinese (simplified) <i18n-zh@googlegroups.com>
Language: zh_CN
MIME-Version: 1.0
Content-Type: text/plain; charset=UTF-8
Content-Transfer-Encoding: 8bit
Plural-Forms: nplurals=1; plural=0;
X-Generator: Poedit 1.8.4


  对于以上的选项,以下值可被用于 "ARCH":
   
  对于以上的选项,以下值可被用于 "ABI":
   
  aliases            要打印指令别名。

  cp0-names=ARCH           根据指定的架构打印 CP0 寄存器名。
                           默认:根据被反汇编的二进制代码。

  debug_dump         调试跟踪的临时开关。

  fpr-names=ABI            根据指定的 ABI 打印浮点寄存器名。
                           默认:数字。

  gpr-names=ABI            根据指定的 ABI 打印通用寄存器名。
                           默认:根据被反汇编的二进制文件。

  hwr-names=ARCH           根据指定的架构打印 HWR 寄存器名。
                           默认:根据被反汇编的二进制代码。

  msa             识别 MSA 指令。

  no-aliases         不要打印指令别名。

  reg-names=ABI            根据指定的 ABI 打印通用寄存器和浮点寄存
                           器名。

  reg-names=ARCH           根据指定的架构打印 CP0 和 HWR 寄存器名。

  virt            识别虚拟化 ASE 指令。

下列 AARCH64 特定的反汇编器选项可通过 -M 开关启用(使用逗号分隔多个选项):

下列 ARM 特定的反汇编器选项可通过 -M 开关启用:

下列 MIPS 特定的反汇编器选项可通过 -M 开关启用(使用逗号分隔多个选项):

下列 PPC 特定的反汇编器选项在使用 -M 开关时可用(使用逗号分隔多个选项):


下列 S/390 特定的反汇编器选项可通过 -M 开关启用(使用逗号分隔多个选项):

下列 i386/x86-64 特定的反汇编器选项在使用 -M 开关时可用(使用逗号分隔多个选项):
  addr16      假定 16 位地址大小
  addr32      假定 32 位地址大小
  addr64      假定 64 位地址大小
  att         用 AT&T 语法显示指令
  data16      假定 16 位数据大小
  data32      假定 32 位数据大小
  esa         在 ESA 架构模式下反汇编
  i8086       在 16 位模式下反汇编
  intel       用 Intel 语法显示指令
  suffix      在 AT&T 语法中始终显示指令后缀
# <反汇编出错: %08lx>$<未定义>%02x		*未知*%dsp16() 使用一个符号地址,而非数字%dsp8() 使用一个符号地址,而非数字%s:错误:%s:警告:不允许 'ROR' 操作符(DP) 偏移量越界(SP) 偏移量越界。(未知)*未知*21位长的偏移量越界<函数代码 %d><非法的精度><反汇编器内部错误><操作数表中出现内部错误:%s %s>
<未知的寄存器 %d>地址 0x%s 越界。
错误的立即数表达式后置自增中使用了错误的寄存器前置自增中使用了错误的寄存器错误的寄存器名不知道如何指定 # 依赖 %s
咦... 0x%x立即数越界 (-128 到 127)立即数越界 (-32768 到 32767)立即数越界 (-512 到 511)立即数越界 (-7 到 8)立即数越界 (-8 到 7)立即数越界 (0 到 65535)反汇编器内部错误内部错误:错误的 sparc-opcode.h:“%s”,%#.8lx,%#.8lx
内部错误:错误的 sparc-opcode.h:“%s”,%#.8lx,%#.8lx
标号与‘Rx’冲突标号与寄存器名冲突缺失 '#' 前缀缺失 '.' 前缀缺失 'pag:' 前缀缺失 'pof:' 前缀缺失 'seg:' 前缀缺失 'sof:' 前缀操作数不是一个符号SR/SelID 越界语法错误:没有结尾的‘)’未知错误 %d
无法识别的反汇编器选项:%s
无法识别的寄存器名称集:%s
建立 insn 时遇到无法识别的字段 %d。
解码 insn 时遇到无法识别的字段 %d。
获得 int 操作数时遇到无法识别的字段 %d。
获得 vma 操作数时遇到无法识别的字段 %d。
打印 insn 时遇到无法识别的字段 %d。
设置 int 操作数时遇到无法识别的字段 %d。
设置 vma 操作数时遇到无法识别的字段 %d。
数值对齐程度不够W 关键字非法,在 FR 操作数槽位中。预期的 W 寄存器预期的地址写回错误的指令‘%.50s’错误的指令‘%.50s...’分支操作数未对齐跳转偏移量为奇数跳转越界且跳转偏移量为奇数跳转越界偏移值未对齐偏移值越界不知道如何指定 %% 依赖 %s
dsp:16 立即数越界dsp:20 立即数越界dsp:24 立即数越界dsp:8 立即数越界多余寄存器预期的浮点常量立即数非法的位掩码括号用法非法imm10 越界imm:6 立即数越界立即数越界 0-7立即数越界 1-2立即数越界 1-8立即数越界 2-9立即数偏移立即数越界立即数立即数不能是寄存器立即数越界立即数越界无效的条件选项无效的掩码字段用于调整堆栈的寄存器无效无效寄存器名无效的寄存器偏移量无效的移位操作数无效的移位操作符跳转提示未对齐行尾有垃圾字符缺少‘)’缺少 `]'语法字符串中没有助记符缺失寄存器不允许负立即数预期的负或未对齐的偏移量操作数越界(%ld 不在 %ld 和 %ld 之间)操作数越界 (%ld 不在 %ld 和 %lu 之间)操作数越界(%lu 不在 %lu 和 %lu 之间)寄存器元素下标寄存器数寄存器数必须是偶数移位操作数移位量预计为 0 或 12移位量应该是 16 的倍数预期的移位操作符预期的堆栈指针寄存器语法错误(需要字符‘%c’,得到‘%c’)语法错误(需要字符‘%c’,却到达指令尾)无法将当前目录切换至“%s”,errno = %s
未定义意外的地址写回未知未知	0x%02lx未知	0x%04lx未知的约束‘%c’无法识别的指令格式无法识别的指令vector5 越界vector8 越界

Zerion Mini Shell 1.0